## SRP16 Assembler Guide

v0.1.0 Vishnu Shankar B

## **Contents**

| Ch 1. Assembler Preprocessors       | 3 |
|-------------------------------------|---|
| 1.1. Comments                       |   |
| 1.2. Labels                         |   |
| 1.3byte Preprocessor                |   |
| 1.4hex Preprocessor                 |   |
| 1.5string Preprocessor              |   |
| 1.6equ Preprocessor                 |   |
| 1.7org Preprocessor                 | 3 |
| 1.8include Preprocessor             |   |
| Ch 2. SRP16 Instruction Set Summary |   |
| 2.1. Registers                      |   |
| 2.2. Instruction Set                |   |

## Ch 1. Assembler Preprocessors

#### 1.1. Comments

Anything that begins with ';' - semicolon are comments. Comments are ignored.

#### 1.2. Labels

Anything that ends with ':' character is a label.

#### 1.3. .byte Preprocessor

Lets you define a byte.

#### Example:

.byte 0x08

#### 1.4. .hex Preprocessor

Lets you define array of bytes.

#### Example:

.hex "AABBCC"

#### 1.5. .string Preprocessor

Lets of define an array of character bytes.

#### Example:

```
.string "Hello world"
.byte 0x00 ;Null character
```

#### 1.6. . equ Preprocessor

.equ lets you define constants.

#### Example:

```
.equ "zero", 0 ;"zero" is now 0
```

#### 1.7. .org Preprocessor

.org Lets you align data or instructions to a particular address.

#### Example:

```
.org 0x08
```

```
.byte 0x01 ;This byte will be at address 0x08
```

#### 1.8. .include Preprocessor

.include Lets you include code from other files.

#### Example:

.include "code.asm" ;Copy paste code from code.asm

# Ch 2. SRP16 Instruction Set Summary

#### 2.1. Registers

- General Purpose Registers R0-R15 (Accessible by Load-Store Instructions)
- General Purpose Registers R16-R31 (Not Accessible by Load-Store Instructions)
- Accumulator Register (R60)
- Memory Pointer Register or MPTR (R61)
- Stack Pointer or SP (R62)
- Program Counter or PC (R63)
- POP, PUSH, INC, DEC instructions can only access General Purpose Registers R0-R31

#### 2.2. Instruction Set

| Instruction                       | Operation                                    |
|-----------------------------------|----------------------------------------------|
| LDR Rx, 8-bit-signed-immediate    | Rx ← immediate                               |
| LDRU Rx, 8-bit-unsigned-immediate | Rx[15:8] ← immediate                         |
| LD@MPTR Rx, 8-bit-signed-offset   | Rx ← memory[MPTR]<br>MPTR ← MPTR+offset      |
| ST@MPTR Rx, 8-bit-signed-offset   | memory[MPTR] ← Rx<br>MPTR ← MPTR+offset      |
| LDB@MPTR Rx, 8-bit-signed-offset  | Rx[7:0] ← memory[MPTR]<br>MPTR ← MPTR+offset |
| STB@MPTR Rx, 8-bit-signed-offset  | memory[MPTR] ← Rx[7:0]<br>MPTR ← MPTR+offset |
| LDA 12-bit-signed-immediate       | A ← immediate                                |
| LDAU 6-bit-unsigned-immediate     | $A[15:12] \leftarrow immediate[3:0]$         |
| LDMPTR 12-bit-unsigned-immediate  | MPTR ← immediate                             |
| LDMPTRU 12-bit-signed-immediate   | $MPTR[15:12] \leftarrow immediate[3:0]$      |
| MOV Rx, Ry                        | Rx ← Ry                                      |
| MOV Rx, PC                        | $Rx \leftarrow PC+4$                         |
| JMP Ry or MOV PC, Ry              | PC ← Ry                                      |
| SJMP 12-bit-signed-offset         | PC ← PC+offset                               |
| SJMPF 12-bit-signed-offset        | if(flag): $PC \leftarrow PC+offset$          |
| NOTF                              | flag ← !flag                                 |
| POP Rx                            | Rx ← memory[SP]<br>SP ← SP+1                 |
| PUSH Rx                           | <pre>SP ← SP-1 memory[SP] ← Rx</pre>         |
| INC Rx                            | $Rx \leftarrow Rx+1$                         |
| DEC Rx                            | Rx ← Rx-1                                    |

#### Instruction

### ADDI 8-bit-signed-immediate

- ADD Rx
- SUB Rx
- ADC Rx
- SBB Rx
- AND Rx
- OR Rx
- XOR Rx
- SLA Rx
- SRA Rx
- SLL Rx
- SRL Rx

#### CLI 8-bit-signed-immediate

#### CGI 8-bit-signed-immediate

#### CEI 8-bit-signed-immediate

- CL Rx
- CG Rx
- CE Rx

#### **Operation**

- A ← A+immediate
- A ← A+immediate+carry
- A ← A-immediate-carry
- A ← A&immediate
- $A \leftarrow A$
- A ← A^immediate
- $A \leftarrow A << immediate$
- $A \leftarrow A >> immediate$
- $A \leftarrow A << immediate$
- $A \leftarrow A > immediate$
- $A \leftarrow A+Rx$
- $A \leftarrow A Rx$
- A ← A+Rx+carry
- A ← A-Rx-carry
- $A \leftarrow A&Rx$
- $A \leftarrow A$
- $A \leftarrow A^Rx$
- $A \leftarrow A <<< Rx$
- $A \leftarrow A >>> Rx$
- $A \leftarrow A << Rx$
- $A \leftarrow A >> Rx$
- if(A<immediate): flag  $\leftarrow$  1
- else: flag  $\leftarrow$  0
- if(A>immediate): flag  $\leftarrow$  1
- else: flag  $\leftarrow$  0
- if(A==immediate): flag  $\leftarrow$  1
- else: flag  $\leftarrow$  0
- if(A<Rx): flag  $\leftarrow$  1
- else: flag  $\leftarrow 0$
- if(A>Rx): flag  $\leftarrow$  1
- else: flag  $\leftarrow$  0
- if(A==Rx): flag  $\leftarrow$  1
- else: flag  $\leftarrow$  0